![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 155](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801155.webp)
GD32F20x User Manual
155
15:0
ISTATy
Port input status(y=0..15)
These bits are set and cleared by hardware
0: Input signal low
1: Input signal high
7.5.4.
Port output control register (GPIOx_OCTL, x=A..I)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
OCTL15
OCTL14
OCTL13
OCTL12
OCTL11
OCTL10
OCTL9
OCTL8
OCTL7
OCTL6
OCTL5
OCTL4
OCTL3
OCTL2
OCTL1
OCTL0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value
15:0
OCTLy
Port output control(y=0..15)
These bits are set and cleared by software
0: Pin output low
1: Pin output high
7.5.5.
Port bit operate register (GPIOx_BOP, x=A..I)
Address offset: 0x10
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
CR15
CR14
CR13
CR12
CR11
CR10
CR9
CR8
CR7
CR6
CR5
CR4
CR3
CR2
CR1
CR0
w
w
w
w
w
w
w
w
w
w
w
w
w
w
w
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
BOP15 BOP14 BOP13
BOP12
BOP11 BOP10 BOP9 BOP8
BOP7
BOP6
BOP5
BOP4
BOP3
BOP2
BOP1
BOP0
w
w
w
w
w
w
w
w
w
w
w
w
w
w
w
w
Bits
Fields
Descriptions
31:16
CRy
Port Clear bit y(y=0..15)
These bits are set and cleared by software
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...