![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 106](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801106.webp)
GD32F20x User Manual
106
1: Enabled Alternate Function IO clock
5.3.8.
APB1 enable register (RCU_APB1EN)
Address offset:
0x1C
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit),half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
DACEN
PMUEN
BKPIEN CAN1EN CAN0EN
Reserved
I2C1EN
I2C0EN
UART4
EN
UART3
EN
USART2
EN
USART1
EN
Reserved
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SPI2EN
SPI1EN
Reserved
WWDGT
EN
Reserved
TIMER13
EN
TIMER12
EN
TIMER11
EN
TIMER6
EN
TIMER5
EN
TIMER4
EN
TIMER3
EN
TIMER2
EN
TIMER1
EN
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value
29
DACEN
DAC clock enable
This bit is set and reset by software.
0: Disabled DAC clock
1: Enabled DAC clock
28
PMUEN
PMU clock enable
This bit is set and reset by software.
0: Disabled PMU clock
1: Enabled PMU clock
27
BKPIEN
Backup interface clock enable
This bit is set and reset by software.
0: Disabled Backup interface clock
1: Enabled Backup interface clock
26
CAN1EN
CAN1 clock enable
This bit is set and reset by software.
0: Disabled CAN1 clock
1: Enabled CAN1 clock
25
CAN0EN
CAN0 clock enable
This bit is set and reset by software.
0: Disabled CAN0 clock
1: Enabled CAN0 clock
24:23
Reserved
Must be kept at reset value
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...