GD32F10x User Manual
846
packet.
Device IN endpoint-x transmit FIFO status register (USBFS_DIEPxTFSTAT) (x =
0..3, where x = endpoint_number)
Address offset: (endpoint_number × 0x20)
Reset value: 0x0000 0200
This register contains the information of each endpoint
’s Tx FIFO.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IE
P
TF
S
[1
5
:0
]
r
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
IEPTFS[15:0]
IN endpoint’s Tx FIFO space remaining
I
N endpoint’s Tx FIFO space remaining in 32-bit words:
0: FIFO is full
1: 1 word available
…
n: n words available
24.7.4.
Power and clock control register (USBFS_PWRCLKCTL)
Address offset: 0x0E00
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...