
GD32F10x User Manual
703
received encapsulated TCP, UDP or ICMP segment’s Checksum field or when the
received number of payload bytes does not match the value indicated in the
Length field of the encapsulated IPv4 or IPv6 datagram in the received Ethernet
frame.
The following table shows the combination meaning for bit 7, 5, and 0 in RDES0:
Table 22-6. Error status decoding in RDES0
Bit 7:
IPHERR
Bit 5:
FRMT
Bit 0:
PCERR
Frame status
0
0
0
IEEE 802.3 normal frame (Length field value is less than 0x0600
and not tagged)
0
0
1
IPv4 or IPv6 frame, no header checksum error, payload checksum
is bypassed because of unsupported payload type
0
1
0
IPv4 or IPv6 frame, checksum checking pass
0
1
1
IPv4 or IPv6 frame, payload checksum error.
This error may cased by following condition:
1) Calculated checksum value mismatch the checksum field
2) byte number of received payload mismatch length field
1
0
0
Reserved
1
0
1
A type (length/type field equal or greater than 0x0600) or tagged
frame but neither IPv4 nor IPv6.
Offload check engine is bypassed.
1
1
0
IPv4 or IPv6 frame, but an header checksum error detected
This error may cased by following condition:
1) Type value inconsistent with version value
2) Calculated header checksum mismatch the header checksum
field
3) Expected IP header bytes is not received enough
1
1
1
IPv4 or IPv6 frame, both header and payload checksum detected
errors
RDES1: Receive descriptor word 1
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DINTC
Reserved
RB2S[12:0]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RERM
RCHM
Reserved
RB1S[12:0]
rw
rw
rw
Bits
Fields
Descriptions
31
DINTC
Disable interrupt on completion bit
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...