GD32F10x User Manual
601
Table 20-11. Multiplex mode related registers configuration
Bit Position
Bit Name
Reference Setting Value
EXMC_SNCTLx
31-20
Reserved
0x000
19
SYNCWR
0x0
18-16
Reserved
0x0
15
ASYNCWAIT
Depends on memory
14
EXMODEN
0x0
13
NRWTEN
0x0
12
WREN
Depends on memory
11
NRWTCFG
No effect
10
WRAPEN
0x0
9
NRWTPOL
Meaningful only when the bit 15 is set to 1
8
SBRSTEN
0x0
7
Reserved
0x1
6
NREN
0x1
5-4
NRW
Depends on memory
3-2
NRTP
0x2:NOR Flash
1
NRMUX
0x1
0
NRBKEN
0x1
EXMC_SNTCFGx
31-30
Reserved
0x0
29-28
ASYNCMOD
0x0
27-24
DLAT
No effect
23-20
CKDIV
No effect
19-16
BUSLAT
Minimum time between EXMC_NE[x] rising edge
to EXMC_NE[x] falling edge
15-8
DSET
Depends on memory and user
7-4
AHLD
Depends on memory and user
3-0
ASET
Depends on memory and user
Wait timing of asynchronous communication
Wait feature is controlled by the bit ASYNCWAIT in register EXMC_SNCTLx. During extern
memory access, data setup phase will be automatically extended by the active
EXMC_NWAIT signal if ASYNCWAIT bit is set. The extend time is calculated as follows:
I
f memory wait signal is aligned to EXMC_NOE/ EXMC_NWE:
T
DATA_SETUP
≥ maxT
WAIT_ASSERTION
+4HCLK (20-1)
If memory wait signal is aligned to EXMC_NE:
If
maxT
WAIT_ASSERTION
≥ T
ADDRES_PHASE
+ T
HOLD_PHASE
(20-2)
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...