GD32F10x User Manual
588
EXMC Pin
Direction
Mode
Functional description
EXMC_D[15:0]
Input/output
Async/Sync
(muxed)
Address/Data bus
Input/output
Async/Sync
(non-muxed)
Data bus
EXMC_NE[x]
Output
Async/Sync
Chip selection,
x=0/1/2/3
EXMC_NOE
Output
Async/Sync
Read enable
EXMC_NWE
Output
Async/Sync
Write enable
EXMC_NWAIT
Input
Async/Sync
Wait input signal
EXMC_NL(NADV)
Output
Async/Sync
Address valid
Table 20-2. PSRAM non-muxed signal description
EXMC Pin
Direction
Mode
Functional description
EXMC_CLK
Output
Sync
Clock signal for sync
EXMC_A[25:0]
Output
Async/Sync
Address Bus
EXMC_D[15:0]
Input/output
Async/Sync
Data Bus
EXMC_NE[x]
Output
Async/Sync
Chip selection,
x=0/1/2/3
EXMC_NOE
Output
Async/Sync
Read enable
EXMC_NWE
Output
Async/Sync
Write enable
EXMC_NWAIT
Input
Async/Sync
Wait input signal
EXMC_NL(NADV)
Output
Async/Sync
Latch enable (address
valid enable, NADV)
EXMC_NBL[1]
Output
Async/Sync
Upper byte enable
EXMC_NBL[0]
Output
Async/Sync
Lower byte enable
Supported memory access mode
Table below shows an example of the supported devices type, access modes and
transactions when the memory data bus is 16-bit for NOR, PSRAM and SRAM.
Table 20-3. EXMC bank 0 supports all transactions
Memory
Access Mode
R/W
AHB
Transaction
Size
Memory
Transaction
Size
Comments
NOR Flash
Async
R
8
16
Async
R
16
16
Async
W
16
16
Async
R
32
16
Split into 2 EXMC
accesses
Async
W
32
16
Split into 2 EXMC
accesses
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...