GD32F10x User Manual
546
Type
•E: Error bit. Send an error condition to the host. These bits are cleared as soon as the
response (reporting the error) is sent out.
•S: Status bit. These bits serve as information fields only, and do not alter the execution of the
command being responded to. These bits are persistent, they are set and cleared in
accordance with the card status.
•R: Exceptions are detected by the card during the command interpretation and validation
phase (Response Mode).
•X: Exceptions are detected by the card during command execution phase (Execution Mode).
Clear condition
•A: According to current state of the card.
•B: Always related to the previous command. Reception of a valid command will clear it (with
a delay of one command).
•C: Cleared by read
Table 19-23. Card status
Bits
Identifier
Type
Value
Description
Clear
Condition
31
OUT_OF_RANGE
ERX
’0’= no error
’1’= error
The command’s argument
was out of the allowed range
for this card.
C
30
ADDRESS_ERROR
ERX
’0’= no error
’1’= error
A misaligned address which
did not match the block
length was used in the
command.
C
29
BLOCK_LEN_ERROR ERX
’0’= no error
’1’= error
The transferred block length
is not allowed for this card, or
the number of transferred
bytes does not match the
block length.
C
28 ERASE_SEQ_ERROR
ER
’0’= no error
’1’= error
An error in the sequence of
erase commands occurred.
C
27
ERASE_PARAM
ERX
’0’= no error
’1’= error
An invalid selection of write-
blocks for erase occurred.
C
26
WP_VIOLATION
ERX
’0’= not protected
’1’= protected
Set when the host attempts to
write to a protected block or
to the temporary or
permanent write protected
card.
C
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...