
GD32F10x User Manual
477
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ADDRESS2[7:1]
DUADEN
rw
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value.
7:1
ADDRESS2[7:1]
The second I2C address for the slave in Dual-Address mode
0
DUADEN
Dual-Address mode enable
0: Dual-Address mode is disabled
1: Dual-Address mode is enabled
17.4.5.
Transfer buffer register (I2C_DATA)
Address offset: 0x10
Reset value: 0x0000 0000
This register can be accessed by half-word (16-bit) or word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TRB[7:0]
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value.
7:0
TRB[7:0]
Transmission or reception data buffer
17.4.6.
Transfer status register 0 (I2C_STAT0)
Address offset: 0x14
Reset value: 0x0000 0000
This register can be accessed byhalf-word (16-bit) or word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...