
GD32F10x User Manual
429
–
Enter into mute mode if address match does not occur.
–
Wake up from mute mode by idle frame or address match detection.
Various status flags:
–
Flags for transfer detection: receive buffer not empty (RBNE), transmit buffer empty
(TBE), transfer complete (TC).
–
Flags for error detection: overrun error (ORERR), noise error (NERR), frame error
(FERR) and parity error (PERR).
–
Flag for hardware flow control: CTS changes (CTSF).
–
Flag for LIN mode: LIN break detected (LBDF).
–
Flag for multiprocessor communication: IDLE frame detected (IDLEF).
–
Interrupt occurs at these events when the corresponding interrupt enable bits are
set.
While USART0/1/2 is fully implemented, UART3/4 is only partially implemented with the
following features not supported.
Smartcard mode.
Synchronous mode.
Hardware flow control protocol (CTS/RTS).
16.3.
Function overview
The interface is externally connected to another device by the main pins listed as following.
Table 16-1. USART important pins description
Pin
Type
Description
RX
Input
Receive data
TX
Output
I/O (single-wire/Smartcard mode)
Transmit data. High level when enabled but nothing to
be transmitted
CK
Output
Serial clock for synchronous communication
nCTS
Input
Clear to send in hardware flow control mode
nRTS
Output
Request to send in hardware flow control mode
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...