GD32F10x User Manual
290
Figure 15-23. Hall sensor timing between two timers
CH0VAL
Counter
CI0(OXR)
CH0_INPUT
CH1_INPUT
CH2_INPUT
CH0_O
CH0_ON
CH1_O
CH1_ON
CH2_O
CH2_ON
Va
Va
Vb
Vb
Vc
Vc
Advanced/General L0 TIMER_in under input capture mode
Advanced TIMER_out under output compare mode(PWM with Dead -time)
Master-slave management
The TIMERx can be synchronized with a trigger in several modes including the restart mode,
the pause mode and the event mode which is selected by the SMC [2:0] in the
TIMERx_SMCFG register. The trigger input of these modes can be selected by the TRGS
[2:0] in the TIMERx_SMCFG register.
Table 15-4.
Examples of slave mode
Mode Selection
Source Selection
Polarity Selection
Filter and Prescaler
LIST
SMC[2:0]
3'b100 (restart mode)
3'b101 (pause mode)
3'b110 (event mode)
TRGS[2:0]
000: ITI0
001: ITI1
010: ITI2
011: ITI3
If CI0FE0 or CI1FE1 is
selected as the trigger
source, configure the
CHxP and CHxNP for
the polarity selection
For the ITIx, no filter
and prescaler can be
used.
For the CIx, filter can
be used by configuring
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...