
GD32F10x User Manual
243
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DAC0_DH[11:0]
Reserved
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value
15:4
DAC0_DH[11:0]
DAC0 12-bit left-aligned data
These bits specify the data that is to be converted by DAC0.
3:0
Reserved
Must be kept at reset value
12.4.5.
DAC0 8-bit right-aligned data holding register (DAC0_R8DH)
Address offset: 0x10
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DAC0_DH[7:0]
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value
7:0
DAC0_DH[7:0]
DAC0 8-bit right-aligned data
These bits specify the MSB 8 bits of the data that is to be converted by DAC0.
12.4.6.
DAC1 12-bit right-aligned data holding register (DAC1_R12DH)
Address offset: 0x14
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DAC1_DH[11:0]
rw
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...