
GD32F10x User Manual
224
11.7.
Register definition
ADC0 base address: 0x4001 2400
ADC1 base address: 0x4001 2800
ADC2 base address: 0x4001 3C00
11.7.1.
Status register (ADC_STAT)
Address offset: 0x00
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
STRC
Reserved
EOC
WDE
rc_w0
rc_w0
rc_w0
Bits
Fields
Descriptions
31:5
Reserved
Must be kept at reset value.
4
STRC
Start flag of routine sequence conversion
0: Conversion is not started
1: Conversion is started
Set by hardware when routine sequence conversion starts. Cleared by software
writing 0 to it.
3:2
Reserved
Must be kept at reset value.
1
EOC
End flag of routine sequence conversion
0: No end of routine sequence conversion
1: End ofroutine sequence conversion
Set by hardware at the end of a routine sequence conversion.
Cleared by software writing 0 to it or by reading the ADC_RDATA register.
0
WDE
Analog watchdog event flag
0: Analog watchdog event is not happened
1: Analog watchdog event is happening
Set by hardware when the converted voltage crosses the values programmed in
the ADC_WDLT and ADC_WDHT registers. Cleared by software writing 0 to it.
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...