GD32F10x User Manual
151
1: Event from Linex is enabled.
6.6.3.
Rising edge trigger enable register (EXTI_RTEN)
Address offset: 0x08
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RTEN19 RTEN18 RTEN17 RTEN16
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RTEN15 RTEN14 RTEN13 RTEN12 RTEN11 RTEN10
RTEN9
RTEN8
RTEN7
RTEN6
RTEN5
RTEN4
RTEN3
RTEN2
RTEN1
RTEN0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:20
Reserved
Must be kept at reset value
19:0
RTENx
Rising edge trigger enable
0: Rising edge of Linex
is invalid
1: Rising edge of Linex is valid as an interrupt/event request
6.6.4.
Falling edge trigger enable register (EXTI_FTEN)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
FTEN19
FTEN18
FTEN17
FTEN16
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FTEN15
FTEN14
FTEN13
FTEN12
FTEN11
FTEN10
FTEN9
FTEN8
FTEN7
FTEN6
FTEN5
FTEN4
FTEN3
FTEN2
FTEN1
FTEN0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31: 20
Reserved
Must be kept at reset value
19: 0
FTENx
Falling edge trigger enable
0: Falling edge of Linex is invalid
1: Falling edge of Linex is valid as an interrupt/event request
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...