GD32F10x User Manual
128
1: Reset the GPIO port F
6
PERST
GPIO port E reset
This bit is set and reset by software.
0: No reset
1: Reset the GPIO port E
5
PDRST
GPIO port D reset
This bit is set and reset by software.
0: No reset
1: Reset the GPIO port D
4
PCRST
GPIO port C reset
This bit is set and reset by software.
0: No reset
1: Reset the GPIO port C
3
PBRST
GPIO port B reset
This bit is set and reset by software.
0: No reset
1: Reset the GPIO port B
2
PARST
GPIO port A reset
This bit is set and reset by software.
0: No reset
1: Reset the GPIO port A
1
Reserved
Must be kept at reset value
0
AFRST
Alternate function I/O reset
This bit is set and reset by software.
0: No reset
1: Reset Alternate Function I/O
5.6.5.
APB1 reset register (RCU_APB1RST)
Address offset: 0x10
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
DACRST PMURST BKPIRST
CAN1RS
T
CAN0RS
T
Reserved
I2C1RST I2C0RST
UART4R
ST
UART3R
ST
USART2
RST
USART1
RST
Reserved
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SPI2RST SPI1RST
Reserved
WWDGT
RST
Reserved
TIMER6R
ST
TIMER5R
ST
TIMER4R
ST
TIMER3R
ST
TIMER2R
ST
TIMER1R
ST
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...