![GigaDevice Semiconductor GD32E23 Series User Manual Download Page 28](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794028.webp)
GD32E23x User Manual
28
1.5.
System configuration registers (SYSCFG)
SYSCFG base address: 0x4001 0000
1.5.1.
System configuration register 0 (SYSCFG_CFG0)
For GD32E230xx devices
Address offset: 0x00
Reset value: 0x0000 000X (X indicates BOOT_MODE[1:0] may be any value according to
the BOOT0 pin and the nBOOT1 option bit after reset)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
PB9_HC
CE
Reserved
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TIMER16
_
DMA_
RMP
TIMER15
_
DMA_
RMP
USART0
_RX_
DMA_
RMP
USART0
_TX_
DMA_
RMP
ADC_
DMA_
RMP
Reserved
PA11_
PA12_
RMP
Reserved
BOOT_MODE
rw
rw
rw
rw
rw
rw
r
Bits
Fields
Descriptions
31:20
Reserved
Must be kept at reset value
19
PB9_HCCE
PB9 pin high current capability enable
When it is set, the PB9 pin can be used to control an infrared LED directly.
0: High current capability on the PB9 pin is disenabled.
1: High current capability on the PB9 pin is enabled, and the speed control of the
pin is bypassed.
18:13
Reserved
Must be kept at reset value
12
TIMER16_DMA_RM
P
Timer 16 DMA request remapping enable
0: not remap (TIMER16_CH1 and TIMER16_UP DMA requests are mapped on
DMA channel 0)
1: remap (TIMER16_CH1 and TIMER16_UP DMA requests are mapped on DMA
channel 1)
11
TIMER15_DMA_RM
P
Timer 15 DMA request remapping enable
0: not remap (TIMER15_CH1 and TIMER15_UP DMA requests are mapped on
DMA channel 2)
1: remap (TIMER15_CH1 and TIMER15_UP DMA requests are mapped on DMA
channel 3)
10
USART0_RX_DMA_ USART0_RX DMA request remapping enable