User Manual
GD32103E-EVAL
8
/
14
4.7
I2S
Figure 7. Schematic diagram of I2S function
LRCK
1
DATA
2
BCK
3
PD
4
AGND
5
HGND
6
Vcom
7
HoutR
8
SCKI
16
HoutL
9
AIN
10
Vhp
11
VCC
12
MD
13
MC
14
MS
15
U10
PCM1770 PM
NRST
GND
+3V3
E6
16V/10uF,AVX
5
4
3
2
1
J3
HeadPhone
E7
10V/220uF,AVX
E8
10V/220uF,AVX
R43
16R
R44
16R
C45
50V/0.22uF
C46
50V/0.22uF
GND
C43
50V/0.1uF
C44
50V/0.1uF
E4
16V/10uF,AVX
E5
16V/10uF,AVX
GND
GND
PB15
I2S_WS
I2S_DIN
I2S_CK
MDIN
MCLK
MSEL
I2S_MCK
I2S_WS
I2S_DIN
I2S_CK
PA4
I2S_MCK
MSEL
MCLK
MDIN
PC6
1
2
3
JP20
HEADER 3
SDIO_DAT6
PA7
Short JP20(1,2) for SDIO function
Short JP20(2,3) for I2S function
PB13
PB12
I2S
SPI1_SCK
4.8
I2C
Figure 8. Schematic diagram of I2C function
A0
1
A1
2
A2
3
GND
4
SDA
5
SCL
6
WP
7
VCC
8
U4
AT24C02C-SSHM-T
+3V3
GND
R10
4.7K
Ω
R11
4.7K
Ω
I2C1_SCL
I2C1_SDA
I2C
C26
50V/0.1uF
GND
PB7
PB6