52 IMP2B 3U cPCI Single Board Computer
Publication No. IMP2B-0HH/5
A.7 Development Tools
An industry standard COP JTAG header is provided to support JTAG processor
emulation. This is accessible by means of an IMP2AJTAG adaptor.
LINK
IMP2AJTAG Manual, publication number IMP2AJTAG-0HH
A.8 I/O Modules
I/O signals routed to the J2 connector may be accessed using a backplane module
(CPCI3UX605) and breakout panels providing standard interface connectors.
The CPCI3UX605 is an I/O card for use with the IMP2B. It plugs onto the rear of the
CompactPCI backplane P2 connector and brings out the following groups of signals:
•
COM1/COM2 RS232
•
COM1 RS422
•
COM2 RS422
•
10/100/BaseT or 10/100/1000BaseT Ethernet Channel 0. Link configured
•
10/100BaseT Ethernet Channel 1 (if Channel 0 is not linked for 10/100/1000BaseT
Ethernet)
•
USB2.0 Port 0 and 1
•
4 GPIO lines
•
PMC Rear I/O signals 1 to 49. 50 to 64 are optional and link controlled
The CPCI3UX605 is compliant with the IEEE1101.1 standard and may be used to
provide Ethernet Channel 0 and 1 and PMC User I/O through a Rear Panel when
mounted in a standard CompactPCI enclosure. For more details, see the manual.
LINK
CPCI3UX605 Manual, publication number CPCI3UX605-0HH
For more details of suitable breakout panels, see the I/O Modules manual.
LINK
I/O Modules Manual, publication number RT5154