
342
CHAPTER 14 MULTI-FUNCTIONAL TIMER
14.6.4.1
Operation in Timer Mode
With RT0 to RT5 rising edge, the 16-bit timer is reloaded, starts down-counting and the
PPG timer 0 keeps outputting to RTO0 to RTO5 until the 16-bit timer is underflow.
■
PPG0 Output Pulse from Tising Rdge of RT to 16-bit Timer Underflow
(DTCR0/DTCR1/DTCR2:TMD2 to TMD0=010
B
)
Figure 14.6-24 Waveform generated when TMD2 to TMD0=010
B
Note:
Each 16-bit timer is used for two RTs. i.e. 16-bit timer 0 is used for RT0 and RT1; 16-bit timer 1 is
used for RT2 and RT3; 16-bit timer 2 is used for RT4 and RT5. Therefore, do not use an RT and
attempt to start PPG0 which is under operation. Doing so may cause that the outputting GATE signal
will be extended and malfunction will be occurred.
S
ettin
g
up re
g
i
s
ter
s
:
T CDT
: 0000
H
T CC
S
: XXXXXXXXXX0X0XXX
B
CPCLR
: XXXX
H
(Cycle
s
etting)
OCCP0 to OCCP5 : XXXX
H
(Comp
a
re v
a
l
u
e)
OC
S
0 to OC
S
5
: -XX0XXXXXXXXXX11
B
DTCR0 to DTCR2 : 011XX010
B
TMRR0 to TMRR2 : XXXX
H
(Non-overl
a
p timing
s
etting)
S
IGCR
: XXXXXX00
B
(DTTI inp
u
t
a
nd 16-
b
it timer co
u
nt clock
s
etting)
Note:
“X” m
us
t
b
e
s
et
a
ccording to the oper
a
tion.
FFFF
H
BFFF
H
3
FFF
H
0000
H
7FFF
H
Time
BFFF
H
7FFF
H
PPG0
Comp
a
re regi
s
ter 0
v
a
l
u
e
Comp
a
re regi
s
ter 1
v
a
l
u
e
RT0
RT1
RTO0
RTO1
Time of
16-
b
it timer 0
Time of
16-
b
it timer 0
16-
b
it free-r
u
n timer
Co
u
nt
v
a
l
u
e
PC
S
R
: XXXX
H
PDUT
: XXXX
H
PCNT
: XXXX
H
PIC
S
01
: XX
H
(PPG0 o
u
tp
u
t
s
election)
GAT E
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......