
340
CHAPTER 14 MULTI-FUNCTIONAL TIMER
■
PPG0 Output Control
PPG0 output to RTO0 to RTO5 can be enabled by PGEN0 to PGEN5 in PPG output control/input capture
control status register (PICSH01).
■
Gate Triggered PPG0 Output
In waveform generator, a GATE signal can be generated by using real-time outputs RT0 to RT5 or cope
with 16-bit timers 0/1/2 to trigger PPG0 counting. When 16-bit timer is used, two real-time outputs RT0/
RT2/RT4 and RT1/RT3/RT5 is operated with one 16-bit timer 0/1/2 to generate six individual gate signal.
And these six gate signals are logically OR to generate a GATE signal to trigger PPG0 counting.
If PGEN0 to PGEN5 signal is also used, six different waveforms can be output to RTO0 to RTO5 by using
one PPG0 only.
■
Generating GATE Signal during Each RTx is at "H" Level when GTENx is active
(DTCR0/DTCR1/DTCR2:TMD2 to TMD0=001
B
or 111
B
)
Figure 14.6-22 Generating GATE Signal during RTx is at "H" Level
Count value
FFFF
H
BFFF
H
3FFF
H
0000
H
7FFF
H
Time
BFFF
H
7FFF
H
Compare register 0
value
Compare register 1
value
RT0
RT1
GATE0
GATE1
16-bit free-run timer
GATE
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......