
339
CHAPTER 14 MULTI-FUNCTIONAL TIMER
14.6.4
Operation of Waveform Generator
Waveform generator can produce various waveform such as dead-time, by using the
real-time outputs (RT0 to RT5), 16-bit PPG timer 0 and 16-bit timers 0/1/2.
■
Output Condition of RTO0 to RTO5 and GATE
Table 14.6-1 Output Condition of RTO0 to RTO5, GATE and Register Bit Setting
TMD2 TMD1 TMD0 GTENx PGENx
RTOx
GATE
0
0
0
X
X
Real-time output, RTx
Always “0”
0
0
1
X
0
Real-time output, RTx
OR(RTx & GTENx)
0
0
1
0
1
PPG0 output pulse when RTx is high
Always “0”
0
0
1
1
1
Gate triggered PPG0 output pulse when RTx is high
OR(RTx)
0
1
0
X
0
Output “H” from rising edge of RTx to 16-bit timer 0
underflow (x=0,1)
OR(RTOx & GTENx)
Output “H” from rising edge of RTx to 16-bit timer 1
underflow (x=2,3)
Output “H” from rising edge of RTx to 16-bit timer 2
underflow (x=4,5)
0
1
0
0
1
PPG0 output pulse from rising edge of RTx to 16-bit
timer 0 underflow (x=0,1)
Always “0”
PPG0 output pulse from rising edge of RTx to 16-bit
timer 1 underflow (x=2,3)
PPG0 output pulse from rising edge of RTx to 16-bit
timer 2 underflow (x=4,5)
0
1
0
1
1
Gate triggered PPG0 output pulse from rising edge of
RTx to 16-bit timer 0 underflow (x=0,1)
OR(output “H” from
RTx/y/z rising edge to
timer 0/1/2 underflow)
x=0,1
y=2,3
z=4,5
Gate triggered PPG0 output pulse from rising edge of
RTx to 16-bit timer 1 underflow (x=2,3)
Gate triggered PPG0 output pulse from rising edge of
RTx to 16-bit timer 2 underflow (x=4,5)
1
0
0
X
X
Generate non-overlap signal by RT1 (x=0,1) *1
Always “0”
Generate non-overlap signal by RT3 (x=2,3) *1
Generate non-overlap signal by RT5 (x=4,5) *1
1
1
1
0
X
Generate non-overlap signal by PPG0
Always “0”
1
1
1
1
X
Generate non-overlap signal by gate triggered PPG0
OR(RTx)
Others
Always “0”
Always “0”
*1 In order to generate non-overlap signal, be sure to select 2-channel mode for RT1/RT3/RT5 (OCS1/OCS3/
OCS5:CMOD=1)
*2 RTO0/RTO1 is controlled by DTCR0:TMD2 to TMD0, RTO2/RTO3 is controlled by DTCR1:TMD2 to TMD0 and
RTO4/RTO5 is controlled by DTCR2:TMD2 to TMD0.
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......