
305
CHAPTER 14 MULTI-FUNCTIONAL TIMER
14.4.6
Input Capture Register (IPCP0 to IPCP3)
Input capture registers are used to hold the count value of 16-bit timer when a valid
edge of the input waveform is detected.
■
Input Capture Register (IPCP0 to IPCP3)
Figure 14.4-14 Input Capture Data Registers (IPCP0 to IPCP3)
This register is used to store the value of the 16-bit timer when a valid edge of the corresponding external
pin input waveform is detected. (Word access instruction to this register is recommended. No data can be
written to this register.)
15
14
13
12
11
10
9
8
Input Capture Data Register (Upper)
7
6
5
4
3
2
1
0
Input Capture Data Register (Lower)
Address: ch.0 000061
H
ch.1 000063
H
ch.2 000065
H
ch.3 000067
H
X
X
X
X
X
X
X
X
Initial value
Read/write
CP15
CP14
CP13
CP12
CP11
CP10
CP09
CP08
Address: ch.0 000060
H
ch.1 000062
H
ch.2 000064
H
ch.3 000066
H
X
X
X
X
X
X
X
X
Initial value
Read/write
IPCP0 to
CP07
CP06
CP05
CP04
CP03
CP02
CP01
CP00
IPCP0 to
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
IPCP3
IPCP3
bit
bit
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......