
214
CHAPTER 10 TIME-BASE TIMER
10.6
Usage Notes on the Time-base Timer
Notes about the effects on peripheral functions of clearing interrupt requests and the
time-base timer are given below.
■
Time-base Timer Usage Notes
●
Clearing interrupt requests
The TBOF bit of the time-base timer control register must be cleared while a time-base timer interrupt is
masked by the TBIE bit or the interrupt level mask register (ILM) of the processor status (PS).
●
Effects of time-base timer clearing
Clearing of the time-base timer counter affects the following operations:
•
When the time-base timer is using the interval timer function (interval interrupt)
•
When the watchdog timer is being used
●
Use of the time-base timer as the oscillation stabilization time timer
At power-on, the source oscillation of the main clock stops in main stop mode. After oscillator operation
starts, the operating clock supplied by the time-base timer is used to take the oscillation stabilization wait
time of the main clock. An appropriate oscillation stabilization wait time must be selected based on the
type of oscillating element connected to the main clock oscillator (clock generation section). See "5.5
Oscillation Stabilization Wait Interval", for details.
●
Notes on peripheral functions to which clocks are supplied from the time-base timer
In the mode in which the main clock source oscillation stops, the counter is cleared and time-base timer
operation stops. When the time-base timer counter is cleared, the clock supplied from the time-base timer
is supplied from its initial state. As a result, the H level is shortened and the L level lengthened 1/2 cycle.
Although the clock for the watchdog timer is also supplied from its initial state; the watchdog timer
operates in normal cycles because the watchdog timer counter is cleared at the same time.
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......