Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
21-38
Freescale Semiconductor
External Memory Controller (EMC)
Table 21-61. Clock Ratio Register High Part
LCRRH
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
X:0xFF_FE6B
R
DBYP
BUFCMDC
W
R
ECL
EADC
W
Reset
0x00_0000
Table 21-62. LCRRH Field Description
Bits
Name
Description
23–16
—
Reserved
15
DBYP
PLL Bypass. This bit should be set when using low bus clock frequencies less than 50 . When in PLL
bypass mode, incoming data is captured in the middle of the bus clock cycle.
0 The PLL is enabled.
1 The PLL is bypassed.
14
—
Reserved
13–12
BUFCMDC
Additional delay cycles for SDRAM control signals. Defines the number of cycles to be added for each
SDRAM command when SDMR[BUFCMD] = 1.
00 4
01 1
10 2
11 3
11–10
—
Reserved
9–8
ECL
Extended CAS latency. Determines the extended CAS latency for SDRAM accesses when
SDMR[CL] = 00.
00 4
01 5
10 6
11 7
7–2
—
Reserved
1–0
EADC
External address delay cycles.Defines the number of cycles for the assertion of LALE.
00 4
01 1
10 2
11 3