Asynchronous Sample Rate Converter
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
19-31
Figure 19-20. Clock Source Selector and Divider
Output
Clocks
S/PDIF Rx
clock
ESAI Rx
clock
ESAI-1 Tx
clock
Input
Prescaler A
Output clock A
Input clock A
AICPA0 - AICPA2
S/PDIF Tx
clock
Output clock B
Input clock B
AICPB0 - AICPB2
AOCPA0 - AOCPA2
AOCPB0 - AOCPB2
ESAI-1 Rx
clock
ESAI Tx
clock
Input Clock
Divider A
Input Clock
Divider A
AICDA0 - AICDA2
Input Clock
Divider B
Input Clock
Divider B
AICDB0 - AICDB2
AOCDA0 - AOCDA2
AOCDB0 - AOCDB2
Input
Prescaler B
Output
Prescaler A
Output
Prescaler B
MUX
ASRCK1
from PLL
ASRCK1
pin
ESAI-2 Rx
clock
ESAI-3 Rx
clock
ESAI-3 Tx
clock
ESAI-2 Tx
clock
Input clock C
Input
Prescaler C
Input Clock
Divider C
AICDC0 - AICDC2
AICPC0 - AICPC2
Output clock C
AOCPC0 - AOCPC2
Input Clock
Divider C
AOCDC0- AOCDC2
Output
Prescaler C
AICSA0- AICSA2
AICSB0 - AICSB2
AICSC0 - AICSC2
AOCSA0 - AOCSA2
AOCSB0 - AOCSB2
AOCSC0 - AOCSC2
MUX
Input
Clocks