Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
18-6
Freescale Semiconductor
S/PDIF—Sony/Philips Digital Interface
18.2.2
CDText Control Register (SRCD)
7, 6
RcvSrc_Sel
Rcv Source Select
00 S/PDIF in 1
01 Reserved
10 Reserved
11 Reserved
5
ValCtrl
0
Outgoing Validity always set
1
Outgoing Validity always clear
4, 3, 2 TxSel
000 Off and output 0
001 Feed-through SPDIFIN1
010 Reserved
011 Reserved
100 Reserved
101 Normal operation
1, 0
USrc_Sel
U Channel Source Select
00 No embedded U channel
01 U channel from S/PDIF receive block (CD mode)
10 Reserved
11 U channel from on chip transmitter
Address X:$FFFF61
Access: User Read/Write
23
22
21
20
19
18
17
16
15
14
13
12
R
9’b0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
11
10
9
8
7
6
5
4
3
2
1
0
R
5’b0
USyncMode
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
Figure 18-4. CDText Control Register (SRCD)
Table 18-4. CDText Control Register (SRCD) Field Descriptions
Bit
Field
Description
23–2
Reserved
Bits 23–15 and 7–3 return zeros when read.
1
USyncMode
0 Non-CD data
1 CD user channel subcode
0
Reserved
Table 18-3. S/PDIF Configuration Register (SCR) Fields (Continued)
Bit
Field
Description