TDM Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
19-61
19.7.2.6 TDMx Receive Data Buffer Second Threshold
TDMxRDBST determines the second threshold of the receive data buffers. When the receive
buffers are filled up to the second threshold defined by this field—the Receive Data Buffers
Displacement Register (TDMxRDBDR) = the Receive Data Buffers Second Threshold
(TDMxRDBST) + 8—the RSTE bit in the TDMx Receive Event Register (TDMxRER) is set. If
the associated enable bit is also set, an interrupt is generated. This register can be updated any
time, even when the TDMx receiver is enabled. For details, see Section 19.2.6.3.
19.7.2.7 TDMx Transmit Data Buffer Second Threshold
TDMxTDBST determines the second threshold of the transmit data buffers. When the transmit
buffers are emptied up to the second threshold defined by this field—the Transmit Data Buffers
Displacement Register (TDMxTDBDR) = the Transmit Data Buffers Second Threshold
(TDMxTDBST) + 8—then the TSTE bit in the TDMx Transmit Register (TDMxTER) is set. If
TDMxRDBST
TDMx Receive Data Buffer Second Threshold
Offset 0x3F88
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RDBST
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RDBST
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 19-30. TDMxRDBFT Bit Descriptions
Name
Reset
Description
Settings
—
31–24
0
Reserved. Write to zero for future compatibility.
RDBST
23–0
0
Receive Data Buffer Second Threshold
Determines the location of the second threshold in the
receive data buffers. The register value has a granularity of
eight bytes; that is, the three LSBits are always clear.
0x000000 to (RDBS – 7)
TDMxTDBST
TDMx Transmit Data Buffer Second Threshold
Offset 0x3F80
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
TDBST
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TDBST
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...