MSC8144E Reference Manual, Rev. 3
19-48
Freescale
Semiconductor
TDM Interface
19.7.1.4 TDMx Receive Frame Parameters (TDMxRFP)
00
1
1
–1
2
01
0
0
0
01
0
1
0.5
01
1
0
0.5
01
1
1
0
10
0
0
1
10
0
1
1.5
10
1
0
1.5
10
1
1
1
11
0
0
2
11
0
1
2.5
11
1
0
2.5
11
1
1
2
Notes: 1.
Transmit clocks is the number of transmit clocks between the first transmit frame sync sample and the first data
bit of the frame that is driven out.
2.
The field value is negative because the data is driven out before the transmit frame sync sample.
TDMxRFP
TDMx Receive Frame Parameters
Offset 0x3FE0
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
RNCF
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
RCDBL
—
RCS
RT1 RUBM
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 19-12. Transmit Data Delay for Transmit Frame Sync (Continued)
Frame Sync Delay
Frame Sync Edge
Data Edge
Transmit Clocks
1
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...