RapidIO Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
16-169
16.6.61
Outbound Message x Status Registers (OMxSR)
OMxSR
reports various message unit conditions during and after a message operation. Writing a
1 to the corresponding set bit clears the bit.
QEIE
6
0
Queue Empty Interrupt Enable
Enables an interrupt at the completion of all outstanding
message operations. That is, the enqueue and dequeue
pointers are equal after an increment by the message unit
controller. No Queue Empty interrupt is generated if this bit
is cleared. For proper operation, this field should be modified
only when the outbound message controller is not enabled
0
No interrupt.
1
Queue empty interrupt.
EIE
5
0
Error Interrupt Enable
Enables a port-write/error interrupt when a transfer error
(OMxSR[TE]), a message error response (OMxSR[MER]), a
packet response time-out (OMxSR[PRT]), or a retry
threshold event exceeded (OMxSR[RETE]) event occurs.
No port-write/error interrupt is generated if this bit is cleared.
0
No port-write/error interrupt.
1
Generate a port-write/error
interrupt.
—
4–3
0
Reserved. Write to zero for future compatibility.
MUTM
2
0
Message unit Transfer Mode
Puts the message unit into direct mode so that software is
responsible for placing all the required parameters into
registers to start the message transmission. Clearing this bit
configures the message unit in chaining mode.
0
Chaining mode.
1
Direct mode.
MUI
1
0
Message Unit Increment
Software sets this bit after writing a descriptor to memory.
Hardware then increments the OMxDQEPAR and clears this
bit. MUI always reads as 0 when MUS is set.
MUS
0
0
Message Unit Start
In Direct mode, a 0 to 1 transition when the message unit is
not busy (MUB bit is 0) starts the message unit. A 1 to 0
transition has no effect. If this bit is set in Chaining mode,
the message unit starts when the enqueue and dequeue
pointers are not equal.
OM
[0–1]
SR
Outbound Message 0–1 Status Registers Offset 0 x*0x100
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
QF
—
TYPE
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
MER RETE PRT
—
TE
—
QOI
QFI
—
MUB
EOMI
QEI
TYPE
R
W1C W1C
W1C
R
W1C
R
W1C
W1C
R
W1C
W1C
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 16-103. OMxMR Field Descriptions (Continued)
Bits
Reset Description
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...