RapidIO Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
16-135
16.6.29
Logical/Transport Layer Control Capture Command and Status
Register (LTLCCCSR)
LTLCCCSR contains error information. LTLCCCSR is stored in the port and in the message
unit, although the values in this register can differ between the port and the message unit. The
message unit LTLCCCSR cannot lock if the port is locked; the port LTLCCCSR cannot lock if
the message unit is locked.
Note:
Fields in this register can be set by writing to the register. You can use this to emulate
a hardware error during software development. Undefined results occur if fields in the
register are changed while an actual Logical/Transport error is being detected.
SIDMSB
15–8
0
Source ID MSB
Normally, the most significant byte of the source ID associated with the error. This field is valid only if
the CTLS bit of the Processing Element Features CAR is set (large transport systems only). For
details, see Section 16.2.10.3, Logical Layer RapidIO Errors, on page 16-30.
SID
7–0
0
Source ID
Normally, the source ID (or least significant byte of the source ID if large transport system) associated
with the error. For details, see Section 16.2.10.3, Logical Layer RapidIO Errors, on page 16-30.
LTLCCCSR
Logical/Transport Layer Control Capture Command and
Offset 0x0061C
Status Register
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FT
TT
MI
TYPE
R/W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
TYPE
R/W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 16-71. LTLCCCSR Field Descriptions
Bit
Reset
Description
FT
31–28
0
Format Type
Normally, the format type associated with the error. For details, see Section 16.2.10.3,
Logical Layer RapidIO Errors, on page 16-30.
TT
27–24
0
Transaction Type
Normally, the transaction type associated with the error. For details, see Section 16.2.10.3,
Logical Layer RapidIO Errors, on page 16-30.
MI
23–16
0
Message Information
Normally, the message information: letter, mbox, and msgseg for the last message request
received for the mailbox with an error (message errors only). For details, see Section
16.2.10.3, Logical Layer RapidIO Errors, on page 16-30.
—
15–0
0
Reserved. Write to zero for future compatibility.
Table 16-70. LTLDIDCCSR Field Descriptions
Bit
Reset
Description
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...