Memory Controller Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
12-63
ERR_SBE stores the threshold value for reporting single-bit errors and the number of single-bit
errors counted since the last error report. When the counter field reaches the threshold, it wraps
back to the reset value (0). If necessary, software must clear the counter after it has managed the
error.
12.7.31
DDR SDRAM DDR Status (DDR_STOP_STATUS)
DDR_STOP_STATUS reports memory controller readiness to enter the clock stop status as well
as the values obtained by the automatic driver calibration sequence. This is a read-only register.
Table 12-45. ERR_SBE Bit Descriptions
Bit Reset
Description
—
31–24
0
Reserved. Write to zero for future compatibility.
SBET
23–16
0
Single-Bit Error Threshold
Establishes the number of single-bit errors that must be detected before an error condition is
reported.
—
15–8
0
Reserved. Write to zero for future compatibility.
SBEC
7–0
0
Single-Bit Error Counter
Indicates the number of single-bit errors detected and corrected since the last error report. If
single-bit error reporting is enabled, an error is reported when this value equals SBET. SBEC is
automatically cleared when the threshold value is reached.
DDR_STOP_STATUS
DDR SDRAM DDR Status
Offset 0x1000
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
NIS
PIS
—
IMEM SACK
Type
R
Reset
1
1
0
0
1
1
0
0
0
0
0
0
0
0
1
0
Table 12-46. DDR Status Field Descriptions DDR_STOP_STATUS Bit Descriptions
Bit Reset
Description
Settings
—
31–16
0
Reserved. Write to zero for future compatibility.
NIS
15–12
1100
Driver N-Impedance Status
Results of driver calibration.
Reset value 0xC represents the nominal
impedance
PID
11–8
1100
Driver P-Impedance Status
Results of driver calibration.
Reset value 0xC represents the nominal
impedance
—
7–2
0
Reserved. Write to zero for future compatibility.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...