MSC8144E Reference Manual, Rev. 3
12-34
Freescale
Semiconductor
DDR SDRAM Memory Controller
12.7.3
DDR SDRAM Extended Refresh Recovery Register
(TIMING_CFG_3)
ODT_WR_
CFG
18–16
0
ODT for Writes
Specifies when ODT is to be asserted for write
accesses. Note that write latency plus additive
latency must be at least 3 cycles for ODT_WR_CFG
to be enabled. ODT should be used only with DDR2
memories.
000
Never assert ODT for writes.
001
Assert ODT only during writes to
CSx.
010
Assert ODT only during writes to
other chip selects.
011
Reserved.
100
Assert ODT for all writes.
101–111 Reserved.
BA_BITS_
CS_x
15–14
0
Number of Bank Bits
Specifies the number of logical bank bits for SDRAM
on chip select x.
see Table 12-5 and Table 12-6 for details
00
2 logical bank bits.
01
3 logical bank bits.
10–11
Reserved
—
13–11
0
Reserved. Write to zero for future compatibility.
ROW_
BITS_CS_
x
10–8
0
Number of Row Bits
Specifies the number of row bits for SDRAM on chip
select x.
see Table 12-5 and Table 12-6 for details
000
12 row bits
001
13 row bits
010
14 row bits
011
15 row bits
100
16 row bits
101–111 Reserved
—
7–3
0
Reserved. Write to zero for future compatibility.
COL_
BITS_CS_
x
2–0
0
Number of Column Bits
Specifies the number of column bits for SDRAM on
chip select x.
see Table 12-5 and Table 12-6 for details.
000
8 column bits.
001
9 column bits.
010
10 column bits.
011
11 column bits.
100–111 Reserved.
TIMING_CFG_3
DDR SDRAM Extended Refresh Recovery Register
Offset 0x0100
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
REFR
Type
R
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 12-17. CSx_CONFIG Field Descriptions (Continued)
Bit Reset
Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...