Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
11-29
11.8.4 L2 ICache LRM State Register (L2IC_LRM)
This register holds the state of the Line Replacement Mechanism (LRM) of the cache, which is
PLRU in this implementation. The PLRUB[3–0] fields hold the PLRU state of the cache lines
pointed to by the debug counter. There are seven PLRU bits for each index in the cache to
determine the line to be replaced. The PLRU bits are updated when a new line is allocated or
replaced and when there is a line hit. A line is selected for replacement according to the PLRU bit
encoding shown in Table 11-10 (initial values of B[6–0] is all zeros). This register is read only,
accessible only in L2 ICache debug mode. Table 11-9 defines the L2IC_LRM bit fields.
CGL
1
0
Cache Global Lock
Indicates whether cache is in global lock mode or
not. Assertion of global lock mode is ignored during
a cache sweep operation.
0
Cache global lock mode not active.
1
Cache global lock mode active.
CE
0
0
Cache Memory Enabled
Indicates whether the two L2 cache memory
modules are enabled or disabled. At reset
deassertion, the two modules are disabled. Once
the cache memory is enabled. it may be disabled
only by reset. In disable mode the clock inside each
memory module is disabled and power is saved.
Note:
This is a sticky bit.
0
Cache memory disabled.
1
Cache memory enabled.
L2IC_LRM
L2 ICache LRM State Register
Offset 0x0C
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
PLRUB3
—
PLRUB2
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
PLRUB1
—
PLRUB0
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 11-9. L2IC_LRM Bit Descriptions
Name
Reset
Description
Settings
—
31
0
Reserved. Write to zero for future compatibility.
PLRUB3
30–24
0
PLRU Bits 3
Holds the state bits for indexes (4
×
i) + 3 (i is an
integer).
0
Cache line not valid.
1
Cache line valid.
—
23
0
Reserved. Write to zero for future compatibility.
PLRUB2
22–16
0
PLRU Bits 2
Holds the state] bits for indexes (4
×
i) + 2 (i is an
integer).
0
Cache line not valid.
1
Cache line valid.
Table 11-8. L2IC_CR2 Bit Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...