MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
11-1
Internal Memory Subsystem
11
The internal memory system supports 10.96 MB of internal memory and includes:
Memory management unit (MMU) per core.
Instruction channel with 16 KB L1 ICache per core.
Data channel with 32 KB L1 DCache per core.
128 KB L2 shared ICache.
512 KB M2 low-latency memory for critical data and temporary data buffering.
Accessible from all DSP subsystems and all CLASS initiators via four interleaved ports.
10 MB 128-bit wide M3 memory accessed at up to 400 MHz. Accessible from all DSP
subsystems and all CLASS initiators. Most applications run with no external memory.
96 KB of boot ROM accessible from the cores.
Note:
The MMU, L1 ICache, and L1 DCache are part of the MSC8144 SC3400 DSP core
subsystem. For detailed programming and functional information, refer to the
MSC8144 SC3400 DSP Core Reference Manual, available with a signed
non-disclosure agreement. Contact your local Freescale dealer or sales representative
for more information.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...