Serial Peripheral Interface (SPI) Signal Summary
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
3-41
3.9 Serial Peripheral Interface (SPI) Signal Summary
Table 3-11 summarizes the Serial Peripheral Interface (SPI) signal lines, which are available in all modes.
Table 3-11. SPI Signals
Signal Name
Type
Signal Description
GPIO24
IRQ6
SPISEL
Input/
Output
Input
Input
General-Purpose Input Output 24
One of 32 GPIOs. For details, see Chapter 25, GPIO. Valid in all modes.
Interrupt Request 6
One of sixteen external lines that can request a service routine via the internal interrupt
controller. For details, see Chapter 13, Interrupt Handling.
SPI Select
Enable input to the SPI slave in single master mode. In multi-master environment, SPISEL
detects an error when more one master is operating. Assertion of an SPISEL, while it is master,
causes an error.
GPIO23
IRQ5
SPIMISO
Input/
Output
Input
Input/
Output
General-Purpose Input Output 23
One of 32 GPIOs. For details, see Chapter 25, GPIO. Valid in all modes
Interrupt Request 5
One of sixteen external lines that can request a service routine via the internal interrupt
controller. For details, see Chapter 13, Interrupt Handling.
SPI Master Input Slave Output
When the SPI is a master, SPICLK is the clock input signal that shifts received data in from
SPIMOSI and transmitted data out through SPIMISO.
GPIO22
IRQ4
SPIMOSI
Input/
Output
Input
Input/
Output
General-Purpose Input Output 22
One of 32 GPIOs. For details, see Chapter 25, GPIO. Valid in all modes.
Interrupt Request 4
One of sixteen external lines that can request a service routine via the internal interrupt
controller. For details, see Chapter 13, Interrupt Handling.
SPI Master Output Slave Input
When the SPI is a master, SPICLK is the clock input signal that shifts received data in from
SPIMOSI and transmitted data out through SPIMISO.
GPIO21
IRQ1
SPICLK
Input/
Output
Input
Input/
Output
General-Purpose Input Output 21
One of 32 GPIOs. For details, see Chapter 25, GPIO. Valid in all modes.
Interrupt Request 1
One of sixteen external lines that can request a service routine via the internal interrupt
controller. see Chapter 13, Interrupt Handling.
SPI Clock
Gated clock, active only during data transfers. Four combinations of SPICLK phase and polarity
can be configured. When the SPI is a master, SPICLK is the clock output signal that shifts
received data in from SPIMOSI and transmitted data out through SPIMISO.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...