Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
26-179
The output FIFO is readable by byte, 4-byte, or 8-byte accesses. When all 8 bytes of the header
are read, that 8 bytes is automatically dequeued from the FIFO so that the next 8 bytes (if any)
becomes available for reading. If any byte is read twice between dequeues, it causes an error
interrupt of type AE from the EU.
Overflows and underflows caused by reading or writing the KEU FIFOs are reflected in the KEU
Interrupt Status Register.
The KEU fetches data 64 bits at a time from the KEU Input FIFO. During F8 processing, the
input data is XORed with the generated keystream and the results are placed in the KEU Output
FIFO. During F9 processing, the input data is hashed with the integrity key and the resulting
MAC is placed in the KEU data out register. The output size is the same as the input size.
Note:
The KEU input FIFO and output FIFO are located at offset 0xCE800–0CEFFF.
26.5.12 RNG Registers
26.5.12.1 RNG Mode Register (RNGMR)
The RNG Mode Register is a writable location but all mode bits are currently reserved. It is
documented for the sake of consistency with the other EUs.
RNGMR
RNG Mode Register
Offset 0xCA000
Bits
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
Field
—
Type
W
Reset 0x0000
Bits
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
Field
—
Type
W
Reset
0x0000
Bits 31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Field
—
Type
W
Reset 0x0000
Bits
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field
—
Type
W
Reset 0x0000
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...