Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
26-175
26.5.11.12 KEU IV2 Register (KEUIV2R)
The KEUIV2R hold the FRESH value that is used during the initialization phase of the 3GPP F9
algorithm. This value is ignored when the F8 algorithm is selected. The FRESH value must be
written before starting a new message to be processed with 3GPP F9. Once the initialization
phase is completed, KEUIV2R is not used during message processing. KEUIV2R does not need
to be written during context switches.
KEUIV2R
KEU IV2 Register
Offset 0xCE110
Bits
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
Field
FRESH
Type
R/W
Reset 0x0000
Bits
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
Field
FRESH
Type
R/W
Reset 0x0000
Bits 31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Field
FRESH
Type
R/W
Reset 0x0000
Bits
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field
FRESH
Type
R/W
Reset 0x0000
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...