MSC8144E Reference Manual, Rev. 3
26-152
Freescale
Semiconductor
Security Engine (SEC)
26.5.10.3 AFEU Context/Data Size Register (AFEUCDSR)
The AFEU Context/Data Size Register (AFEUCDSR) stores the number of bits in the final
message, with an upper bound of 4096. Whatever number is written (and whatever truncated
value is stored) must be a multiple of 8. This value controls how much data is processed from the
last block. The last message block must be a multiple of 8 in the range from 8–64. If a data size
that is not a multiple of 8 bits is written, a data size error is generated. Only the least significant 3
bits are checked to determine if there is a data size error. Since all upper bits are ignored, the
entire message length (in bits) can be written to this register.
The AFEUCDSR is also used to specify the context size when context is used. The context size is
fixed at 2072 bits (259 bytes). When loading context through the FIFO, all context data must be
written prior to writing the context data size. The message data size must be written separately.
Note:
When reloading an existing context using core processor-controlled access, the user
must write the context to the input FIFO, then write the context size (always 2072 bits).
The write of the context size indicates to the AFEU that all context is loaded. The user
then writes the message data size to the AFEUCDSR. After this write, the user can
begin writing message data to the FIFO.
Writing to this register signals the AFEU to start processing data from the input FIFO as soon as
it is available. If the value of data size is modified during processing, a context error is generated.
This register is cleared when the AFEU is reset or reinitialized.
AEFUCDSR
AEFU Context Data Size Register
Offset 0xC8010
Bits
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
Field
—
Type
R/W
Reset 0x0000
Bits
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
Field
—
Type
R/W
Reset
0x0000
Bits 31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Field
—
Type
R/W
Reset 0x0000
Bits
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field
—
Data Size
Type
R/W
Reset 0x0000
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...