MSC8144E Reference Manual, Rev. 3
26-110
Freescale
Semiconductor
Security Engine (SEC)
26.5.6.8 PKEU Interrupt Mask Register (PKEUIMR)
The PKEU Interrupt Mask Register controls the result of detected errors. For a given error (as
defined in Section 26.4.1.7, PKEU Interrupt Status Register, on page 26-25), if the
corresponding bit in this register is set, then the error is disabled; no error interrupt occurs, and
the Interrupt Status Register is not updated to reflect the error. If the corresponding bit is not set,
then, upon detection of an error, the PKEU Interrupt Status Register is updated to reflect the
error, causing assertion of the error interrupt signal, and causing the module to halt processing.
PKEUIMR
PKEU Interrupt Mask Register
Offset 0xCC038
Bits
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
Field
—
Type
R
Reset 0x0000
Bits
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
Field
—
Type
R
Reset 0x0000
Bits 31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Field
—
Type
R
Reset 0x0000
Bits
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field
—
EVM
INV
IE
—
CE
KSE
DSE
ME
AE
—
Type
R
Reset 0x1000
Table 26-32. PKEUIMR Field Descriptions
Name
Reset
Description
Settings
—
63–15
0
Reserved. Write to zero for future compatibility.
EVM
14
0
Even Modulus Error
Enables/disables interrupt generation.
0
Even modulus error interrupt enabled.
1
Even modulus error interrupt disabled.
INV
13
0
Inversion Error
Enables/disables interrupt generation.
0
Inversion error interrupt enabled.
1
Inversion error interrupt disabled.
IE
12
1
Internal Error
Enables/disables interrupt generation.
0
Internal error interrupt enabled.
1
Internal error interrupt disabled.
—
11
0
Reserved. Write to zero for future compatibility.
CE
10
0
Context Error
Enables/disables interrupt generation.
0
Error interrupt enabled.
1
Context error interrupt disabled.
KSE
9
0
Key Size Error
Enables/disables interrupt generation.
0
Error interrupt enabled.
1
Key size error interrupt disabled.
DSE
8
0
Data Size Error
Enables/disables interrupt generation.
0
Error interrupt enabled.
1
Data size error interrupt disabled.
ME
7
0
Mode Error
Enables/disables interrupt generation.
0
Error interrupt enabled.
1
Mode error interrupt disabled.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...