MSC8144E Reference Manual, Rev. 3
25-66
Freescale
Semiconductor
Debugging, Profiling, and Performance Monitoring
25.2.14.23 DPU Trace Event Request Register (DP_TER)
The DP_TER is a 32-bit register that is used when the VTB is written in Trace Event Request
mode (programmed in the DP_TC[TMODE] field). The DP_TER register contains the address
within the range of the VTB where an interrupt or debug request should be generated (depending
on the programming of the DETB bit in the DP_CR register). Alignment depends on the burst
size:
For a burst size of
1 VBR, TER must be aligned to the value: 32
×
Burst Size (programmed in
the DP_TC register).
For a burst size of 4 VBRs, the value of TER can be 32
×
(2
×
n – 1), where n is a positive integer.
Note:
Bits 4–0 must be written as zeros and are read as zeros.
Table 25-38 defines the DP_TER bit fields.
DP_TER
DPU Trace Event Request Register
Offset 0x88
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TER
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TER
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 25-36. DP_TER Bit Descriptions
Name
Reset
Description
Settings
TER
31–5
0
Trace Event Request
Specifies the address within the VTB address range
where the interrupt or debug request is generated.
—
4–0
0
Reserved. Write to zero for future compatibility.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...