TDM Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
19-71
19.7.3.8 TDMx Adaptation Status Register (TDMxASR)
Table 19-42. TDMxTER Bit Descriptions
Name
Reset
Description
Settings
—
31–5
0
Reserved. Write to zero for future compatibility.
TFSTI
4
0
Transmit First or Second Threshold Interrupt
Indication
Indicates whether the last receive threshold interrupt is the
first or second threshold.
0
Second threshold interrupt.
1
First threshold interrupt.
TSE
3
0
Transmit Sync Error
Indicates whether a sync error has occurred. TSE is set
when the transmit frame synchronization is lost (the
synchronization state change from SYNC to HUNT state)
because that a transmit frame sync arrive early or it not
recognized at the expected position. During operation, this
bit indicates errors on the transmit signals of the TDM
module. For details, see Section 19.2.4.3
0
Normal operation. No transmit
sync error has occurred.
1
A transmit sync error has
occurred.
ULBE
2
0
Underrun Local Buffer Event
Indicates whether an underrun event has occurred in the
TDM local buffer. This error should not occur during normal
operation. It indicates that the TDM has not received
enough bandwidth on the internal MBus and therefore
cannot read the data from the data buffers to the TDM local
memory. For details, see Section 19.2.6.
0
No underrun event has occurred
in the TDM local memory.
1
An underrun event has occurred
in the TDM local memory.
TFTE
1
0
Transmit First Threshold Event
Indicates whether a first threshold event has occurred.
TFTE is set when the first threshold of all the transmit data
buffers is empty. The first threshold pointer is determined
by the Transmit First Threshold Register (TDMxTFTR). For
details, see Section 19.2.6.3.
0
No transmit first threshold event
has occurred.
1
A transmit first threshold event
has occurred.
TSTE
0
0
Transmit Second Threshold Event
Indicates whether a transmit second threshold event has
occurred. TSTE is set when the second threshold of all the
transmit data buffers is empty. The second threshold
pointer is determined by the transmit Second Threshold
Register (TDMxTSTR). For details, see Section 19.2.6.3.
0
No transmit second threshold
event has occurred.
1
A transmit second threshold
event has occurred.
TDMxASR
TDMx Adaptation Status Register
Offset 0x3F30
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
AMS
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...