MSC8144E Reference Manual, Rev. 3
19-64
Freescale
Semiconductor
TDM Interface
The TDMxTCPRn registers are implemented using a compiled memory, and include support of a
parity mechanism that allows detection and correction of one soft error using an interrupt (see
TDMxPCR on page 19-57).
19.7.2.10 TDMx Receive Interrupt Enable Register (TDMXRIER)
TDMxRIER has the same bit format as the TDMxRER registers. If an RIER bit is clear, the
corresponding event in the TDMxRER registers is masked (see page 19-69).
Table 19-33. TDMxTCPRn Bit Descriptions
Name
Reset
Description
Settings
TACT
31
—
Transmit Channel Active
Set when the transmit channel n is active.
0
The channel is non-active.
1
The channel is active.
TCONV
30–29
—
Transmit Channel Convert
Determines the type of the transmit channel n:
Transparent, A-law, or
μ
-Law.
00 Transmit channel n is a transparent
channel.
01 Transmit channel n is a
μ
-Law channel.
10 Transmit channel n is an A-Law
channel.
11 Reserved.
—
28
—
Reserved. Write to zero for future compatibility.
—
27–24
—
These bits are used for parity protection.
TCDBA
23–0
—
Transmit Channel Data Buffer Base Address
Determines the offset of the transmit data buffer n base
address from the Transmit Global Base Address
(TGBA). The TCDBA value should be 16 byte aligned;
that is, the four LSB should be clear. For details, see
Section 19.2.6.2.
0x000000–0xFFFFF0.
TDMxRIER
TDMx Receive Interrupt Enable Register
Offset 0x3F78
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
RSEEE OLBEE RFTEE RSTEE
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 19-34. TDMxRIER Bit Descriptions
Name
Reset
Description
Settings
—
31–4
0
Reserved. Write to zero for future compatibility.
RSEEE
3
0
Receive Sync Error Event Enable
Enable assertion of the receive error interrupt when the
Receive Sync Error (RSE) bit is set (see page 19-69).
0
Receive sync error is masked.
1
Receive sync error is enabled.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...