MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
407
Preliminary—Subject to Change Without Notice
Figure 13-60. Address/Data Multiplexing with both 16-bit and 32-bit memories
CLKOUT
CS0
**ADDR[16:31]/DATA[16:31]
TS
WE0/BE0
MCU
EXTAL
ADDR[16:31]/DATA[16:31]
CS0
TS
BDIP
BDIP
BR
BG
BB
TA
TEA
BR
BG
BB
TA
TEA
MCU
16
-bit Me
mory
CK
CS
ADV
WE
*A/D[15:0]
BAA
TSIZ[0:1]
RD_WR
RD_WR
WE0/BE0
* Most memories have the LSB signified by bit 0, this must match the LSB of the MCU, signified by bit 31.
TSIZ[0:1]
(configured
for internal
arbitration)
(configured
for external
arbitration)
If the memory is word addressable, other bits of the data bus can be used. For example, a 32-bit Flash
might need A[2] as the LSB, where A/D1 & A/D0 are not used for address decoding.
**ADDR[8:15]/DATA[8:15]
ADDR[8:15]/DATA[8:15]
A[23:16]
OE
OE
OE
** These refer to the DATA pins of the MCU, which are used for both address and data functions
in this system.
DATA[0:7]
DATA[0:7]
32-bit Memory
CK
CS
ADV
WE
*A/D[15:0]
BAA
A/D[23:16]
OE
D[31:24]
CS1
CS1