![Freescale Semiconductor MPC5632M Manual Download Page 305](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659305.webp)
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
305
Preliminary—Subject to Change Without Notice
variety of external memories. This includes Single Data Rate (SDR) burst mode flash, SRAM, and
asynchronous memories. It supports up to 4 regions (via chip selects), each with its own programmed
attributes (plus 4 calibration chip-select regions).
13.2.2
Features
•
32-Bit Address bus with transfer size indication (only 24-29 available on pins)
•
32-Bit Data bus (16-bit Data Bus Mode also supported)
•
Multiplexed Address on Data pins (single master and external master)
•
Support for external master accesses to internal addresses
•
Memory controller with support for various memory types:
— synchronous burst SDR flash and SRAM
— asynchronous/legacy flash and SRAM
•
Burst support (wrapped only)
•
Bus monitor
•
Port size configuration per chip select (16 or 32 bits)
•
Configurable wait states
•
Configurable internal or external transfer acknowledge (TA) per chip select
•
Four Chip-Select (CS[0:3]) signals
•
Support for Dynamic Calibration with up to 4 chip-selects
•
Four Write/Byte Enable (WE[0:3]/BE[0:3]) signals
•
Slower-speed clock modes
•
Stop and Module Disable Modes for power savings
•
Optional automatic CLKOUT gating to save power and reduce EMI
•
Misaligned access support (for chip-select accesses only)
•
Compatible with MPC5xx external bus (with some limitations)
13.2.3
Modes of Operation
The mode of the EBI is determined by the MDIS, EXTM, and AD_MUX bits in the EBI_MCR. See
Section 13.4.1.1, “EBI Module Configuration Register (EBI_MCR)
for details. Slower-speed modes,
Debug Mode, Stop Mode, and Factory Test Mode are modes that the MCU may enter, in parallel to the
EBI being configured in one of its block-specific modes.
13.2.3.1
Single Master Mode
In Single Master Mode, the EBI responds to internal requests matching one of its regions, but ignores all
externally-initiated bus requests. The MCU is the only master allowed to initiate transactions on the
external bus in this mode; therefore, it acts as a parked master and does not have to arbitrate for the bus
before starting each cycle. The BR, BG and BB signals are not used by the EBI in this mode, and are