![Freescale Semiconductor MPC5632M Manual Download Page 176](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659176.webp)
MPC563XM Reference Manual, Rev. 1
176
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Note:
for n = 0 to 7
0x900
MGPCR1
General Purpose Control Register for Master port 1
0xA00
MGPCR2
General Purpose Control Register for Master port 2
0xB00
MGPCR3
General Purpose Control Register for Master port 3
0xC00
MGPCR4
General Purpose Control Register for Master port 4
0xD00
MGPCR5
General Purpose Control Register for Master port 5
0xE00
MGPCR6
General Purpose Control Register for Master port 6
0xF00
MGPCR7
General Purpose Control Register for Master port 7
KEY:
Always
Reads
One
1
Always
Reads
Zero
0
Read/
Write
Bit
bit
Read-
Only
Bit
bit
Write-
Only
Bit
Write
1 to
Clear
bit
Self-
Clear
Bit
0
N/A
bit
w1c
bit
Table 8-4. XBAR Register Summary
Name
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MPRn
($BASE + 0x000
+ n*0x100)
R
0
MSTR_7
0
MSTR_6
0
MSTR_5
0
MSTR_4
W
R
0
MSTR_3
0
MSTR_2
0
MSTR_1
0
MSTR_0
W
AMPRn
($BASE + 0x004
+ n*0x100)
R
0
MSTR_7
0
MSTR_6
0
MSTR_5
0
MSTR_4
W
R
0
MSTR_3
0
MSTR_2
0
MSTR_1
0
MSTR_0
W
SGPCRn
($BASE + 0x010
+ n*0x100)
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W RO
HLP
HPE7HPE6HPE5HPE4HPE3HPE2HPE1HPE0
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
ARB
PCTL
PARK
ASGPCRn
($BASE + 0x014
+ n*0x100)
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
HLP
HPE7HPE6HPE5HPE4HPE3HPE2HPE1HPE0
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
ARB
PCTL
PARK
MGPCRn
($BASE + 0x800
+ n*0x100
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
AULB
Table 8-3. XBAR Register Configuration Summary (continued)
XBAR base offset
Register
Use