![Freescale Semiconductor MPC5632M Manual Download Page 1063](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_23306591063.webp)
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
1063
Preliminary—Subject to Change Without Notice
Figure 24-72. RFIFO Diagram
The detailed behavior of the Pop Next Data Pointer and Receive Next Data Pointer is described in the
example shown in
where an RFIFO with 16 entries is shown for clarity of explanation, the
actual hardware implementation has only four entries. In this example, RFIFOx with 16 entries is shown
in sequence after popping or receiving entries.
Data Entry 2
Data Entry 1
--------------------
--------------------
POP Next
Data Pointer *
Receive Next
Data Pointer *
RFIFO
Pop Register
Data from
Read from
RFIFO Counter
Control Logic
DMA Done
Interrupt/DMA Request
SkyBlue-Line
interface by
CPU or DMA
external
device or
from on-chip
ADCs or from
Control
Signals
* All RFIFO entries are memory mapped and the entries addressed by
these pointers can have their absolute addresses calculated using
POPNXTPTR and RFCTR.
parallel
side interface