Nexus
MPC5565 Microcontroller Reference Manual, Rev. 1.0
24-68
Freescale Semiconductor
3. Repeat step 3 in
Section 24.11.15.1, “Single Write Access
” until the internal CNT value is zero (0).
When this occurs, the DV bit within the RWCS will be cleared to indicate the end of the block write
access.
24.11.15.3 Block Write Access (Burst Mode)
1. For a burst block write access, follow Steps 1 and 2 outlined in
Section 24.11.15.1, “Single Write
” to initialize the registers, using a value of four (doublewords) for the CNT field and a
RWCS[SZ] field indicating 64-bit access.
2. Initialize the burst data buffer (read/write access data register) through the access method outlined
Section 24.11.10, “ NZ6C3 Register Access via JTAG / OnCE
,” using the Nexus register Index
of 0xA (refer to
).
3. Repeat step 2 until all doubleword values are written to the buffer.
NOTE
The data values must be shifted in 32-bits at a time lsb first (that is,
doubleword write = two word writes to the RWD).
4. The Nexus module will then arbitrate for the system bus and transfer the burst data values from the
data buffer to the system bus beginning from the memory mapped address in the read/write access
address register (RWA). For each access within the burst, the address from the RWA register is
incremented to the next doubleword size (specified in the SZ field) modulo the length of the burst,
and the number from the CNT field is decremented.
5. When the entire burst transfer has completed without error (ERR = 0), NZ6C3 will then assert the
RDY pin, and the DV bit within the RWCS will be cleared to indicate the end of the block write
access.
NOTE
The actual RWA value as well as the CNT field within the RWCS are not
changed when executing a block write access (burst or non-burst). The
original values can be read by the external development tool at any time.
24.11.15.4 Single Read Access
1. Initialize the read/write access address register (RWA) through the access method outlined in
Section 24.11.10, “ NZ6C3 Register Access via JTAG / OnCE
,” using the Nexus register index of
– Read Address –> 0xnnnnnnnn (read address)
2. Initialize the read/write access control/status register (RWCS) through the access method outlined
Section 24.11.10, “ NZ6C3 Register Access via JTAG / OnCE
,” using the Nexus register index
of 0x7 (refer to
). Configure the bits as follows:
– Access Control RWCS[AC]–> 0b1 (to indicate start access)
– Map Select RWCS[MAP] –> 0b000 (primary memory map)
– Access Priority RWCS[PR] –> 0b00 (lowest priority)
– Read/Write RWCS[RW] –> 0b0 (read access)
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...