![Freescale Semiconductor MK22FN256VDC12 Reference Manual Download Page 593](http://html1.mh-extra.com/html/freescale-semiconductor/mk22fn256vdc12/mk22fn256vdc12_reference-manual_2330651593.webp)
FMC_PFAPR field descriptions (continued)
Field
Description
16
M0PFD
Master 0 Prefetch Disable
These bits control whether prefetching is enabled based on the logical number of the requesting crossbar
switch master. This field is further qualified by the PFBnCR[BxDPE,BxIPE] bits.
0
Prefetching for this master is enabled.
1
Prefetching for this master is disabled.
15–14
M7AP[1:0]
Master 7 Access Protection
This field controls whether read and write access to the flash are allowed based on the logical master
number of the requesting crossbar switch master.
00
No access may be performed by this master.
01
Only read accesses may be performed by this master.
10
Only write accesses may be performed by this master.
11
Both read and write accesses may be performed by this master.
13–12
M6AP[1:0]
Master 6 Access Protection
This field controls whether read and write access to the flash are allowed based on the logical master
number of the requesting crossbar switch master.
00
No access may be performed by this master
01
Only read accesses may be performed by this master
10
Only write accesses may be performed by this master
11
Both read and write accesses may be performed by this master
11–10
M5AP[1:0]
Master 5 Access Protection
This field controls whether read and write access to the flash are allowed based on the logical master
number of the requesting crossbar switch master.
00
No access may be performed by this master
01
Only read accesses may be performed by this master
10
Only write accesses may be performed by this master
11
Both read and write accesses may be performed by this master
9–8
M4AP[1:0]
Master 4 Access Protection
This field controls whether read and write access to the flash are allowed based on the logical master
number of the requesting crossbar switch master.
00
No access may be performed by this master
01
Only read accesses may be performed by this master
10
Only write accesses may be performed by this master
11
Both read and write accesses may be performed by this master
7–6
M3AP[1:0]
Master 3 Access Protection
This field controls whether read and write access to the flash are allowed based on the logical master
number of the requesting crossbar switch master.
00
No access may be performed by this master
01
Only read accesses may be performed by this master
Table continues on the next page...
Chapter 28 Flash Memory Controller (FMC)
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
Freescale Semiconductor, Inc.
593