
Freescale Semiconductor
B-1
Appendix B
Revision History
This appendix lists major changes between versions of the MCF5329RM document.
B.1
Changes Between Rev. 2 and Rev. 3
Table B-1. MCF5329RM Rev 2 to Rev. 3 Changes
Chapter
Description
Overview
Corrected MCF53281 column in features list table. This device contains FlexCAN but does not have
cryptography accelerators.
Signal
Descriptions
In Signal Information and Muxing table, moved MCF53281 label from the MCF5328 column to the MCF5329
column, because this device contains CAN output signals.
Corrected pinouts in Signal Information and Muxing table for 196 MAPBGA device:
Changed D[15:1] entry from “F4–F1, G4–G2...” to “F4–F1, G5–G2...”
Changed DSO/TDO entry from “P9” to “N9”
Updated pinouts for 196 MAPBGA device, MCF5327CVM240 in Signal Information and Muxing table.
The following locations are affected: G10–12, H12–14, J11–14, K12–13, L12–13, M12–14, N13.
The following signals are affected: USBOTG_VDD, USBHOST_VSS, USBOTG_M, USBOTG_P,
USBHOST_M, USBHOST_P, DRAMSEL, PWM3, PWM1, IRQ[7,4,3,2,1], RESET, TDI/DSI, JTAG_EN,
TMS/BKPT.
Removed footnote 2 from the IRQ[7:1] alternate functions USBHOST VBUS_EN, USBHOST VBUS_OC,
SSI_MCLK, USB_CLKIN, and SSI_CLKIN signals in Signal Information and Muxing table.
Core
In the figure D0 Hardware Configuration Info, updated information for bit 10
Changed reset values for VBR from 0x0000_0000 to undefined for the lower reserved bits.
Cache
Added note to ACRn section: “Peripheral space (0xE000_0000-0xFFFF_FFFF) should not be cached. The
combination of the CACR defaults and the two ACRn registers must define the non-cacheable attribute for this
address space.”
Reset
controller
Clarified Loss of Lock Reset section that this reset only occurs when in PLL mode.
SCM
Added “The SCMISR[CFEI] bit flags fault errors independent of the CFIER[ECFEI] setting. Therefore, if CFEI
is set prior to setting ECFEI, an interrupt is requested immediately after ECFEI is set.” to end of SCMISR
section.
Added “Note: This bit reports core faults regardless of the setting of CFIER[ECFEI]. Therefore, if the error
interrupt is disabled and a core fault occurs, this bit is set. Then, if the error interrupt is subsequently enabled,
an interrupt is immediately requested. To prevent an undesired interrupt, clear the captured error by writing
one to CFEI before enabling the interrupt.” to end of SCMISR[CFEI] bit description.
In memory map table, swapped MPR0 and MPR1 register addresses.
In memory map table, swapped BMT0 and BMT1 register addresses.
In BMT register figure, swapped BMT0 and BMT1 register addresses.
MCF5329 Reference Manual, Rev 3
Summary of Contents for MCF5329
Page 106: ...ColdFire Core 3 32 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 148: ...Cache 5 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 154: ...Static RAM SRAM 6 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 184: ...Power Management 8 18 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 204: ...Reset Controller Module 10 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 220: ...System Control Module SCM 11 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 228: ...Crossbar Switch XBS 12 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 268: ...General Purpose I O Module 13 40 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 392: ...SDRAM Controller SDRAMC 18 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 436: ...Fast Ethernet Controller FEC 19 44 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 594: ...FlexCAN 23 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 678: ...Pulse Width Modulation PWM Module 26 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 684: ...Watchdog Timer Module 27 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 704: ...DMA Timers DTIM0 DTIM3 29 12 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 754: ...UART Modules 31 34 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 770: ...I2 C Interface 32 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 866: ...Debug Module 36 50 Freescale Semiconductor MCF5329 Reference Manual Rev 3...