
Universal Serial Bus Interface – On-The-Go Module
Freescale Semiconductor
21-41
21.3.3.21 Endpoint Complete Register (EPCOMPLETE)
This register is not defined in the EHCI specification. This register is used only by the USB OTG module
in device mode.
Address: 0xFC0B_01B8 (EPSR)
Access: User read-only
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R 0
0
0
0
0
0
0
0
0
0
0
0
ETBR
0
0
0
0
0
0
0
0
0
0
0
0
ERBR
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 21-34. Endpoint Status Register (EPSR)
Table 21-37. EPSR Field Descriptions
Field
Description
31–20
Reserved, must be cleared.
19–16
ETBR
Endpoint transmit buffer ready. One bit for each endpoint indicates status of the respective endpoint buffer. The
hardware sets this bit in response to receiving a command from a corresponding bit in the EPPRIME register. A
constant delay exists between setting a bit in the EPPRIME register and endpoint indicating ready. This delay time
varies based upon the current USB traffic and the number of bits set in the EPPRIME register. USB reset, USB DMA
system, or EPFLUSH register clears the buffer ready. ETBR[3] (bit 19) corresponds to endpoint 3.
Note: Hardware momentarily clears these bits during hardware endpoint re-priming operations when a dTD is
retired, and the dQH is updated.
15–4
Reserved, must be cleared.
3–0
ERBR
Endpoint receive buffer ready. One bit for each endpoint indicates status of the respective endpoint buffer. The
hardware sets this bit in response to receiving a command from a corresponding bit in the EPPRIME register. A
constant delay exists between setting a bit in the EPPRIME register and endpoint indicating ready. This delay time
varies based upon the current USB traffic and the number of bits set in the EPPRIME register. USB reset, USB DMA
system, or EPFLUSH register clears the buffer ready. ERBR[3] (bit 19) corresponds to endpoint 3.
Note: Hardware momentarily clears these bits during hardware endpoint re-priming operations when a dTD is
retired, and the dQH is updated.
Address: 0xFC0B_01BC (EPCOMPLETE)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R 0
0
0
0
0
0
0
0
0
0
0
0
ETCE
0
0
0
0
0
0
0
0
0
0
0
0
ERCE
W
w1c
w1c
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 21-35. Endpoint Complete Register (EPCOMPLETE)
Table 21-38. EPCOMPLETE Field Descriptions
Field
Description
31–20
Reserved, must be cleared.
19–16
ETCE
Endpoint transmit complete event. Each bit indicates a transmit event (IN/INTERRUPT) occurs and software must
read the corresponding endpoint queue to determine the endpoint status. If the corresponding IOC bit is set in the
transfer descriptor, this bit is set simultaneously with the USBINT. Writing a 1 clears the corresponding bit in this
register. ETCE[3] (bit 19) corresponds to endpoint 3.
MCF5329 Reference Manual, Rev 3
Summary of Contents for MCF5329
Page 106: ...ColdFire Core 3 32 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 148: ...Cache 5 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 154: ...Static RAM SRAM 6 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 184: ...Power Management 8 18 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 204: ...Reset Controller Module 10 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 220: ...System Control Module SCM 11 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 228: ...Crossbar Switch XBS 12 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 268: ...General Purpose I O Module 13 40 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 392: ...SDRAM Controller SDRAMC 18 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 436: ...Fast Ethernet Controller FEC 19 44 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 594: ...FlexCAN 23 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 678: ...Pulse Width Modulation PWM Module 26 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 684: ...Watchdog Timer Module 27 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 704: ...DMA Timers DTIM0 DTIM3 29 12 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 754: ...UART Modules 31 34 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 770: ...I2 C Interface 32 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Page 866: ...Debug Module 36 50 Freescale Semiconductor MCF5329 Reference Manual Rev 3...