![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 497](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602497.webp)
Chapter 14 Pulse Width Modulator with Fault Protection (PMF15B6CV3)
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
497
14.3.2.2
PMF Configure 1 Register (PMFCFG1)
A normal PWM output or positive polarity means that the PWM channel outputs high when the counter
value is smaller than or equal to the pulse width value and outputs low otherwise. An inverted output or
negative polarity means that the PWM channel outputs low when the counter value is smaller than or equal
to the pulse width value and outputs high otherwise.
NOTE
The TOPNEGx and BOTNEGx are intended for adapting to the polarity of
external predrivers on devices driving the PWM output directly to pins. If an
integrated GDU is driven it must be made sure to keep the reset values of
these bits in order not to violate the deadtime insertion.
1
INDEPB
Independent or Complementary Operation for Pair B
—
This bit determines if the PWM channels 2 and 3 will
be independent PWMs or complementary PWMs. This bit cannot be modified after the WP bit is set.
0 PWM2 and PWM3 are complementary PWM pair
1 PWM2 and PWM3 are independent PWMs
0
INDEPA
Independent or Complementary Operation for Pair A
—
This bit determines if the PWM channels 0 and 1 will
be independent PWMs or complementary PWMs. This bit cannot be modified after the WP bit is set.
0 PWM0 and PWM1 are complementary PWM pair
1 PWM0 and PWM1 are independent PWMs
Address: Module Base + 0x0001
Access: User read/write
(1)
1. Read: Anytime
Write: This register cannot be modified after the WP bit is set
7
6
5
4
3
2
1
0
R
0
ENCE
BOTNEGC
TOPNEGC
BOTNEGB
TOPNEGB
BOTNEGA
TOPNEGA
W
Reset
0
0
0
0
0
0
0
0
Figure 14-4. PMF Configure 1 Register (PMFCFG1)
Table 14-6. PMFCFG1 Field Descriptions
Field
Description
6
ENCE
Enable Commutation Event — This bit enables the commutation event input and activates buffering of registers
PMFOUTC and PMFOUTB and MSKx bits.This bit cannot be modified after the WP bit is set.If set to zero the
commutation event input is ignored and writes to the above registers and bits will take effect immediately. If set
to one, the commutation event input is enabled and the value written to the above registers and bits does not
take effect until the next commutation event occurs.
0 Commutation event input disabled and PMFOUTC, PMFOUTB and MSKn not buffered
1 Commutation event input enabled and PMFOUTC, PMFOUTB and MSKn buffered
5
BOTNEGC
Pair C Bottom-Side PWM Polarity — This bit determines the polarity for Pair C bottom-side PWM (PWM5). This
bit cannot be modified after the WP bit is set.
0 Positive PWM5 polarity
1 Negative PWM5 polarity
Table 14-5. PMFCFG0 Field Descriptions (continued)
Field
Description